TC1796
System Units (Vol. 1 of 2)
Register Overview
User’s Manual
18-57
V2.0, 2007-07
Regs, V2.0
DMA_
DADR04
DMA Channel 04
Destination Address
Reg.
F000 3D14
H
U, SV SV
0000 0000
H
DMA_
SHADR04
DMA Channel 04
Shadow Address
Register
F000 3D18
H
U, SV BE
0000 0000
H
–
Reserved
F000 3D1C
H
BE
BE
–
DMA_
CHSR05
DMA Channel 05 Status
Register
F000 3D20
H
U, SV BE
0000 0000
H
DMA_
CHCR05
DMA Channel 05 Control
Register
F000 3D24
H
U, SV SV
0000 0000
H
DMA_
CHICR05
DMA Channel 05
Interrupt Control Register
F000 3D28
H
U, SV SV
0000 0000
H
DMA_
ADRCR05
DMA Channel 05
Address Control Register
F000 3D2C
H
U, SV SV
0000 0000
H
DMA_
SADR05
DMA Channel 05 Source
Address Register
F000 3D30
H
U, SV SV
0000 0000
H
DMA_
DADR05
DMA Channel 05
Destination Address
Reg.
F000 3D34
H
U, SV SV
0000 0000
H
DMA_
SHADR05
DMA Channel 05
Shadow Address
Register
F000 3D38
H
U, SV BE
0000 0000
H
–
Reserved
F000 3D3C
H
BE
BE
–
DMA_
CHSR06
DMA Channel 06 Status
Register
F000 3D40
H
U, SV BE
0000 0000
H
DMA_
CHCR06
DMA Channel 06 Control
Register
F000 3D44
H
U, SV SV
0000 0000
H
DMA_
CHICR06
DMA Channel 06
Interrupt Control Register
F000 3D48
H
U, SV SV
0000 0000
H
DMA_
ADRCR06
DMA Channel 06
Address Control Register
F000 3D4C
H
U, SV SV
0000 0000
H
DMA_
SADR06
DMA Channel 06 Source
Address Register
F000 3D50
H
U, SV SV
0000 0000
H
Table 18-23 Address Map of DMA
(cont’d)
Short Name Description
Address
Access Mode Reset Value
Read
Write