TC1784
Memory Maps
User´s Manual
8-2
V1.1, 2011-05
MemMaps, V1.91
8.1
What is new
The target for the AudoFutureAudoMax devices memory map is to keep it compatible to
AudoNG and AudoFuture wherever it is possible. This means to keep memory
space/flash segment start addresses and peripheral control register address spaces
where they where mapped to in AudoNG and AudoFuture.
Major differences of the TC1784 Memory Map compared to AudoNG:
•
Address map is adapted to the peripheral set of the products (peripherals where
added/removed, number of ports is adapted).
•
Target was to keep the start address where possible of all common modules, SRAMs
and Flash segments
•
Added PMI Byte Read/Write access in
•
Added Double-Word support for PCP-CRAM and PCP-PRAM accesses. Means that
CPU has also 64 bit access to the PCP memories (
•
Moved SCU address map inside Segment 15 as SCU requires now 2x256Byte
•
Moved ADC and FADC address maps inside Segment 15 as these modules require
more 256 byte slices now.
•
Adapted memory and flash sizes (SPRAM, LDRAM, CRAM, PRAM, PFlash, DFlash)
•
Notes for the Instruction / Data Cache configurations where added.
•
OVRAM is moved from Segment 12 to Segment 8 and Segment 10.
•
Emulation Device Memory was moved from xFF2-0000 -> xFF5FFF to xFF0-0000 -
> xFF3-FFFF
•
An PMI memory mirror image was added (SPRAM + configurable ICACHE) to C000.
Added map of the mirrored PMI memory image to segment E800.
•
Removed Boot ROM Address Space in segment D as it is not necessary any more.
•
Added Online Data Acquisition Address Space (OLDA) to segment 8 and A with a
footnote that it is controlled via PMU_OVRCON.OLDAEN bit.
•
MultiCAN module address space increased from 8KB -> 16KB
•
Changed the SPB view of segment C and D in a way that it is now fully transparent
(write accesses to reserved addresses result in LMBBE, read to SPBBE & LMBBE)
•
Added Overlay Control Module (OVC) with 256 byte to segment 15 (
this functionality is moved now to DMI.
Major differences of the TC1784 Memory Map compared to AudoFuture:
•
Address map is adapted to the peripheral set of the products (peripherals where
added/removed, number of ports is adapted).
•
Address map is compatible for peripherals instantiated in AudoFuture and AudoMax
•
Start address of common modules, SRAMs and Flash segments was kept
compatible.
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...