TC1784
Fast Analog to Digital Converter (FADC)
User´s Manual
24-58
V1.1, 2011-05
FADC, V2.21
24.3.4.2 Current Result Registers
The Current Result Registers CRRn store the current result of filter n. Further, status
information of filter block n can be read from CRRn.
0
3, [7:6],
11, 14,
[31:16]
r
Reserved
Read as 0. Should be written with 0.
CRRn (n = 0-3)
Filter n Current Result Register (064
H
+ n * 20
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
MAVS
0
AC
0
CR
r
rh
r
rh
r
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CR
rh
Field
Bits
Type Description
CR
[18:0]
rh
Current Result
This bit field (significant bits [13:0] for filters 0 and 2,
[18:0] for filters 1 and 3) contains the right-aligned
current result value of filter 0.
CR is cleared when writing GCR.RSTFn = 1.
AC
[26:24]
rh
Addition Count
This bit field indicates the number of additions of filter
input values with remain to be executed before the
next intermediate result register transfer occurs. AC
is loaded with the value of FCRn.ADDL for a new
addition sequence, also when writing
GCR.RSTFn = 1.
Field
Bits
Type Description
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...