TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-29
V1.1, 2011-05
ADC, V1.3
23.2.6
General ADC Kernel Registers
23.2.6.1 Request Source Input Registers
The setting of the request source input registers selects the desired input signal for the
gating and trigger signals of the request sources. The status of the selected inputs is
monitored. Additionally, the edge sensitivity for the trigger signal and the timer mode for
equidistant sampling can be enabled/disabled.
The actual connections depending on the device implementation, please refer to the
implementation description in
for details.
Note: Signals from a synchronous domain can of course be connected to inputs with a
synchronization stage. The additional synchronization delay of two ADC module
clock cycles and an additional uncertainty of one ADC module clock cycle for
asynchronous signals have to be taken into account when using a synchronization
stage.
RSIRx (x = 0 - 4)
Request Source x Input Register (010
H
+ x * 4)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TRI
0
R
EN
F
EN
0
TRSEL
GTI
0
TM
EN
0
GTSEL
rh
r
rw
rw
r
rw
rh
r
rw
r
rw
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...