TC1784
CPU Subsystem
User´s Manual
2-66
V1.1, 2011-05
CPU, V3.03
2.13.1.4 Control Flow Instruction Timing
Note all Integer Pipeline Control flow instructions are conditional.
•
Each instruction is single issued.
•
All target locations yield a full instruction in one access
(i.e. not 16-bits of a 32-bit instruction).
•
All code fetches take a single cycle.
•
Timing is best case; no cache misses for context operations, no pending stores.
For All Control Flow Instructions:
Table 13
Integer Pipeline Control Flow Instruction Timing
Instruction
Flow
Latency
Repeat
Rate
Instruction
Flow
Latency
Repeat
Rate
Branch Instructions
JEQ
1/2/3
1/2/3
JLTZ
1/2/3
1/2/3
JGE
1/2/3
1/2/3
JNE
1/2/3
1/2/3
JGE.U
1/2/3
1/2/3
JNED
1/2/3
1/2/3
JGEZ
1/2/3
1/2/3
JNEI
1/2/3
1/2/3
JGTZ
1/2/3
1/2/3
JNZ
1/2/3
1/2/3
JLEZ
1/2/3
1/2/3
JNZ.T
1/2/3
1/2/3
JLT
1/2/3
1/2/3
JZ
1/2/3
1/2/3
JLT.U
1/2/3
1/2/3
JZ.T
1/2/3
1/2/3
Flow Latency
Repeat Rate
Correctly predicted, not taken
1
1
Correctly predicted, taken
2
2
Wrongly predicted
3
3
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...