TC1784
Synchronous Serial Interface (SSC)
User´s Manual
17-21
V1.1, 2011-05
SSC, V1.5
Figure 17-12 SSC Error Interrupt Control
A
Receive Error
(Master or Slave mode) is detected when a new data frame is
completely received, but the previous data was not read out of the receive buffer register
RB. If enabled via CON.REN, this condition sets the error flag STAT.RE and activates
the error interrupt request line EIR. This condition sets the error flag STAT.RE and, if
enabled via CON.REN, sets the error interrupt request line EIR. The old data in the
receive buffer RB will be overwritten with the new value and is irretrievably lost.
A
Phase Error
(Master or Slave Mode) is detected when the incoming data at pin MRST
(Master Mode) or MTSR (Slave Mode), sampled with the same frequency as the module
MCA05789a_mod_ist
Error
Interrupt
EIR
≥
1
EFM.SETTE
EFM.CLRTE
EFM.SETRE
EFM.CLRRE
EFM.SETPE
EFM.CLRPE
EFM.SETBE
EFM.CLRBE
CON.TEN
&
STAT.TE
Set
Clear
Transmit Error
Receive Error
Phase Error
Baud Rate Error
Set
CON.REN
&
STAT.RE
Set
Clear
CON.PEN
&
STAT.PE
Set
Clear
Set
CON.BEN
&
STAT.BE
Set
Clear
Set
Set
EFM.SETPARE
EFM.CLRPARE
Parity Error
CON.
PAREEN
&
STAT.PARE
Set
Clear
Set
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...