9. Error Handling
85
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
In the case of an Advisory Non-Fatal Error detection, the following actions are taken by the Tsi384:
1.
If the severity of the TLP Error detected in
“PCIe Uncorrectable Error Severity Register”
is
Non-Fatal then:
a. COR_ERR_DTD is set in the
“PCIe Device Control and Status Register”
b. ANFE is set in the
“PCIe Correctable Error Status Register”
2.
And if the ANFE bit is not masked in the
“PCIe Correctable Error Mask Register”
a. TLP Error Status bit is set in the
“PCIe Uncorrectable Error Status Register”
b. If the corresponding TLP Error Mask bit is clear in the
“PCIe Uncorrectable Error Mask
and ERR_PTR is not valid in the
“PCIe Advanced Error Capabilities and Control
, then the TLP header is logged in the
is updated in the
“PCIe Advanced Error Capabilities and Control Register”
.
c. If COR_ERR_EN is set in the
“PCIe Device Control and Status Register”
Correctable error message.
9.2.1
Received Poisoned TLPs
When the bridge receives a poisoned TLP it completes the following while forwarding it to the PCI/X
Interface:
1.
If the severity of the PTLP in the
“PCIe Uncorrectable Error Severity Register”
is Non-Fatal and
the ANFE Mask bit is clear in
“PCIe Correctable Error Mask Register”
then:
•
A Correctable error message is generated if the COR_ERR_EN bit is set in the
•
ANFE bit is set in the
“PCIe Correctable Error Status Register”
•
COR_ERR_DTD bit is set in the
“PCIe Device Control and Status Register”
•
PTLP bit is set in the
“PCIe Uncorrectable Error Status Register”
•
TLP header is logged in the Header Log register and ERR_PTR is updated if the PTLP Mask
bit in
“PCIe Uncorrectable Error Mask Register”
is clear and the ERR_PTR is not valid
2.
If the severity of the PTLP bit in
“PCIe Uncorrectable Error Severity Register”
is Non-Fatal and
“PCIe Correctable Error Mask Register”
then:
•
No error message is generated
•
COR_ERR_DTD bit is set in the
“PCIe Device Control and Status Register”
•
ANFE bit is set in the
“PCIe Correctable Error Status Register”
Master-Abort
Unsupported Request
Target-Abort
Completer Abort
Table 14: Bridge Requirements for Transactions Requiring a Completion
(Immediate Response)
Immediate PCI/X Termination
PCIe Completion Status
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...