
5. Configuration Registers
92
Tsi310 User Manual
80B6020_MA001_05
5.4.20
Memory Base Register
This register specifies the base of the memory mapped I/O address range bits 31:20 and is used
in conjunction with the Memory Limit register to specify a range of 32-bit addresses supported
for memory mapped I/O transactions on the PCI Bus. Address bits 19:0 are assumed to be
x‘0 0000’ for the base address.
Address Offset
x‘20’
Access
See individual fields
Reset Value
x‘8000’
Non-prefetchable Memory Base Address
Reserved
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Bit(s)
Access
Field Name and Description
15:4
RW
Non-prefetchable memory base address
Address bits 31:20 of the base address for the address range of memory mapped I/O
operations that are passed from the primary to the secondary PCI bus.
3:0
RO
Reserved
Содержание Tsi310TM
Страница 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Страница 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Страница 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Страница 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Страница 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Страница 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Страница 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Страница 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Страница 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Страница 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Страница 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Страница 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Страница 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Страница 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...