5. Configuration Registers
79
Tsi310 User Manual
80B6020_MA001_05
5.4.8
Latency Timer Register
This register specifies, in PCI bus clock units, the value of the latency timer for this device as a
bus master. Masters that can burst for more than two data phases must implement this register as
Read/Write.
Address Offset
x‘0D’
Access
See individual fields
Reset Value
x'00' in PCI mode, x'40' in PCI-X mode
Primary Latency Timer
7
6
5
4
3
2
1
0
Bit(s)
Access
Field Name and Description
7:3
RW
Read/Write to set granularity in 8-cycle increments.
2:0
RO
Set to b‘000’ to force 8-cycle increments for the latency timer.
Содержание Tsi310TM
Страница 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Страница 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Страница 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Страница 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Страница 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Страница 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Страница 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Страница 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Страница 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Страница 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Страница 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Страница 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Страница 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Страница 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...