12. Register Descriptions
259
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.7
PCI Target Base Address Register
This register specifies the 64-KByte aligned base address of the device’s PCI Target Image
x
in PCI
Memory space.
A write must occur to this register before the device’s PCI Target Image X is accessed through PCI
Memory transactions. This write is performed with a PCI Configuration transaction or a register access
by the local processor.
A Base Address of 0x00000 is not a supported base address and the register image does not respond to
PCI transactions as a target device when 0x00000 is written to this field
—
the image is disabled.
PowerSpan II supports a Base Address of 0x00000 if the BAR_EQ_0 bit is set in the
Control and Status Register” on page 318
.
“PCI-1 Target Image x Control Register” on page 268
determines the size of the
image requested in PCI memory space for PCI Target Image X.
Writes are enabled to this register only when the BAR_EN bit in the P1_TIx_CTL register is set.
Reads from this image are treated as prefetchable. The PRFTCH field is programmable to provide
flexibility for the BIOS.
Register Name: P1_BSTx
Register Offset: 0x018, 0x01C, 0x020, 0x024
PCI
Bits
Function
PB
Bits
31-24
BA
0-7
23-16
BA
8-15
15-08
0
0
0
0
0
0
0
0
16-23
07-00
0
0
0
0
PRFTCH
TYPE
SPACE
24-31
Name
Type
Reset
By
Reset
State
Function
BA[15:0]
R/W
P1_RST
0
Base Address
PRFTCH
R/WPB
P1_RST
1
EEPROM
Prefetchable
memory is prefetchable
TYPE [1:0]
R
P1_RST
0
Type
00 = locate anywhere in 32-bit address space
SPACE
R
P1_RST
0
PCI Bus Address Space
0 = Memory Space
Содержание PowerSpan II
Страница 8: ...Contents 8 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 14: ...List of Tables 14 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 18: ...About this Document 18 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 82: ...2 PCI Interface 82 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 112: ...3 Processor Bus Interface 112 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 156: ...7 Interrupt Handling 156 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 380: ...12 Register Descriptions 380 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 394: ...14 Package Information 394 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 414: ...15 AC Timing 414 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 416: ...16 Ordering Information 416 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 420: ...A Hardware Implementation 420 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 428: ...B Typical Applications 428 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 432: ...Glossary 432 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...