
10. Registers > Error Management Extensions Block Registers
CPS-1848 User Manual
262
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.7.16 Port {0..17} Error Rate CSR
For base address information, see
Port Error Management Register Base Addresses
Register Name: PORT_{0..17}_ERR_RATE_CSR
Reset Value: 0x8000_0000
Register Offset: 0x (0x40 * port_num)
Bits
0
1
2
3
4
5
6
7
00:07
ERR_RATE_BIAS
08:15
Reserved
ERR_RATE_REC
16:23
PEAK_ERR_RATE
24:31
ERR_RATE_CNTR
Bits
Name
Description
Type
Reset
Value
0:7
ERR_RATE_BIAS The error rate bias value.
0x00 = Do not decrement the error rate counter
0x01 = Decrement every 1 ms (+/- 34%)
0x02 = Decrement every 10 ms (+/- 34%)
0x04 = Decrement every 100 ms (+/- 34%)
0x08 = Decrement every 1 s (+/- 34%)
0x10 = Decrement every 10 s (+/- 34%)
0x20 = Decrement every 100 s (+/- 34%)
0x40 = Decrement every 1000 s (+/- 34%)
0x80 = Decrement every 10000 s (+/- 34%)
RW
0x80
8:13
Reserved
Reserved
RO
0
14:15
ERR_RATE_REC An increment limit to the error rate counter above the failed
threshold.
0b00 = Only count 2 errors above
0b01 = Only count 4 error above
0b10 = Only count 16 errors above
0b11 = No limit
RW
0b00
16:23
PEAK_ERR_RATE The peak value attained by the error rate counter. The primary
intention for the writes is to clear the register (a write value of
0x00). This value does not clear on read.
RW
0