131
©2018 Integrated Device Technology, Inc
September 12, 2018
8A3xxxx Family Programming Guide
INPUT_0.IN_PHASE
Input phase offset configuration.
INPUT_0.IN_SYNC
Specify another input to be used as the frame pulse or sync pulse for the current input.
INPUT_0.IN_DIV Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description
IN_DIV[15:0]
R/W
0
Divide IN_FREQ down to send to the DPLL.
Unsigned 16-bit number.
Maximum speed for the references sent to the DPLL is 200 MHz.
0 and 1 both indicate bypass.
Table 160: INPUT_0.IN_PHASE Bit Field Locations and Descriptions
Offset
Address
(Hex)
INPUT_0.IN_PHASE Bit Field Locations
D7
D6
D5
D4
D3
D2
D1
D0
00Ah
IN_PHASE[7:0]
00Bh
IN_PHASE[15:8]
INPUT_0.IN_PHASE Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description
IN_PHASE[15:0]
R/W
0
Phase offset value.
Signed 16-bit phase offset value in ITDC_UIs.
Table 161: INPUT_0.IN_SYNC Bit Field Locations and Descriptions
Offset
Address
(Hex)
INPUT_0.IN_SYNC Bit Field Locations
D7
D6
D5
D4
D3
D2
D1
D0
00Ch
FRAME_SY
NC_PULSE_
EN[7]
FRAME_SY
NC_RESAM
PLE_EDGE[
6]
FRAME_SY
NC_RESAM
PLE_EN[5]
FRAME_SYNC_PULSE[4:0]