IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 68
April 5, 2013
PHYPRBS - Phy PRBS Seed (0x55C)
Power Management Control and Status Registers
L1ASPMRTC - L1 ASPM Rejection Timer Control (0x710)
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
SEED
RW
0xFFFF
SWSticky
Phy PRBS Seed Value.
This field contains the PHY PRBS seed
value used for crosslink operation.
When the value in this register is modified, the PRBS counter asso-
ciated with this seed is reset to the seed value and re-starts count-
ing.
31:16
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
13:0
MTL1ER
RW
0x947
SWSticky
Minimum Time between L1 Entry Requests.
This field indicates
the minimum time (in 250Mhz cycles) that the port waits between
detecting consecutive L1 ASPM entry requests.
An L1 ASPM entry request consists of a number of
PM_L1_Active_State_Request DLLPs followed by an acknowl-
edge (positive or negative) from the downstream port receiving the
request.
The actual time may be calculated by multiplying the value in this
field by 4ns. For example, a setting of 0x947 (i.e., 2375 d) corre-
sponds to a time of (2375 cycles * 4ns = 9.5us).
Refer to section 5.4.1.2.1 of the PCI Express Base Specification
2.0 for further details on the L1 ASPM Entry rejection protocol.
15:14
Reserved
RO
0x0
Reserved field.
16
TSCTL
RW
0x1
SWSticky
Timer Start Control.
Upon rejecting an L1 ASPM entry request
from the link partner, the switch port counts an amount of time
equal to the value in the MTL1ER field before detecting a new
request. This field selects the criteria for starting the timer.
0x0 - Timer starts counting when the port has issued a
PM_L1_Active_State_Nak TLP. Reception of
PM_L1_Active_State_Request DLLPs from the link partner
prior to the expiration of the timer result in the timer being re-
started.
0x1 - Timer starts counting when the port has issued a
PM_L1_Active_State_Nak TLP. Reception of
PM_L1_Active_State_Request DLLPs from the link partner
prior to the expiration of the timer are ignored.
Once the timer has expired, reception of an incoming
PM_L1_Active_State_Request DLLP will be treated as a new
request.
31:17
Reserved
RO
0x0
Reserved field.
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...