IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 67
April 5, 2013
PHYLCFG0 - Phy Link Configuration 0 (0x530)
PHYLSTATE0 - Phy Link State 0 (0x540)
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
Reserved
RO
0x0
Reserved field.
8
G1CME
RW
0x0
SWSticky
Gen1 Compatibility Mode Enable.
When this bit is set, the PHY
operates in Gen1 Compatibility mode. In this mode, the PHY does
not set training set bits not defined in the PCIe 1.1 specification.
10:9
Reserved
RO
0x0
Reserved field.
11
CLINKDIS
RW
0x0
SWSticky
Disable Crosslink.
When this bit is set, crosslink link training is
disabled and the device link trains as though crosslink were not
implemented.
Please refer to section Crosslink on page 6-15 for further details.
13:12
Reserved
RO
0x0
Reserved field.
14
ILSCC
RW
Downstream:
0x0
Other:
0x1
SWSticky
Initial Link Speed Change Control
. This field determines whether
a port automatically initiates a speed change to Gen2 speed, if
Gen2 speed is permissible, after initial entry to L0 from Detect.
0x0 - (automatic) Automatically initiate speed change to Gen2
speed, if permissible, after the first entry to L0 from Detect.
0x1 - (nochange) Do not automatically initiate a speed change to
Gen2 speed, stay in Gen1 speed.
Note that the initial value of this field depends on the port operating
mode.
31:15
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
30:0
Reserved
RO
0x0
Reserved field.
31
FLRET
RW
0x0
Full Link Retrain.
Writing a one to this field initiates full link retrain-
ing by directing the PHY LTSSM into the DETECT state. This bit
always returns zero when read.
Writing of a one to this bit always results in the switch returning a
completion to the requester before the action specified by this bit
takes effect.
For an upstream port, writing of a one to this bit always results in
the action specified by this bit to take effect after 1ms. The switch
always returns a completion to the requester before the effect of
this bit is applied.
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...