
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 51
April 5, 2013
ACSECV - ACS Egress Control Vector (0x328)
3
C
Upstream Port:
RO
Downstream
Port:
RW
0x0
ACS P2P Completion Redirect Enable.
When set, the port per-
forms ACS Peer-to-Peer Completion Redirect.
NOTE: This field remains read-write (RW) for downstream ports,
even if the corresponding bit in the ACSCAP register is cleared.
4
U
Upstream Port:
RO
Downstream
Port:
RW
0x0
ACS Upstream Forwarding Enable.
When set, the port performs
ACS Upstream Forwarding.
NOTE: This field remains read-write (RW) for downstream ports,
even if the corresponding bit in the ACSCAP register is cleared.
5
E
Upstream Port:
RO
Downstream
Port:
RW
0x0
ACS P2P Egress Control Enable.
When set, the port performs
ACS Peer-to-Peer Egress Control.
NOTE: This field remains read-write (RW) for downstream ports,
even if the corresponding bit in the ACSCAP register is cleared.
6
T
Upstream Port:
RO
Downstream
Port:
RW
0x0
ACS Direct Translated P2P Enable.
When set, the port performs
ACS Direct Translated Peer-to-Peer control.
15:7
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
ECV
See Description
0x0
Egress Control Vector.
This field is used to configure ACS peer-
to-peer egress control. The value in this field is only valid when
ACS peer-to-peer egress control is enabled in the ACSCTL regis-
ter.
Each bit in this register corresponds to a switch port. Bit[0] corre-
sponds to port 0, bit[1] corresponds to port 1, and so on.
When a bit is set, peer-to-peer requests targeting the associated
port or function are blocked or redirected. Refer to Section 6.12.3
of PCI Express 2.0 specification for further details.
The bit corresponding to this port number is read-only and hard-
wired to 0x0. For example, bit[0] is read-only for port 0, bit[1] is
read-only for port 1, and so on.
When the port operates in merged mode, the bit corresponding to
this even numbered port (i.e., bit[N]) and its next in sequence bit
(i.e., bit[N+1]) are read-only with a value of 0x0.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...