
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 29
April 5, 2013
Message Signaled Interrupt Capability Structure
MSICAP - Message Signaled Interrupt Capability and Control (0x0D0)
8
PMEE
RW
0x0
Sticky
PME Enable.
When this bit is set, PME message generation is
enabled for the port.
If a hot plug wake-up event is desired when exiting the D3
cold
state, then this bit should be set during serial EEPROM initializa-
tion.
A hot reset does not result in modification of this field.
12:9
DSEL
RO
0x0
Data Select.
The optional data register is not implemented.
14:13
DSCALE
RO
0x0
Data Scale
. The optional data register is not implemented.
15
PMES
RW1C
0x0
Sticky
PME Status.
This bit is set if a PME is generated by the port even
if the PMEE bit is cleared. This bit is not set when the P2P bridge
within the switch is propagating a PME message but the port is not
itself generating a PME.
Since the upstream port never generates a PME, this bit will never
be set in that port.
21:16
Reserved
RO
0x0
Reserved field.
22
B2B3
RO
0x0
B2/B3 Support.
Does not apply to PCI Express.
23
BPCCE
RO
0x0
Bus Power/Clock Control Enable.
Does not apply to PCI
Express.
31:24
DATA
RO
0x0
Data.
This optional field is not implemented.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
CAPID
RO
0x5
Capability ID.
The value of 0x5 identifies this capability as a MSI
capability structure.
15:8
NXTPTR
RWL
Refer to sec-
Next Pointer.
This field contains a pointer to the next capability
structure. This field is set to 0x0 indicating that it is the last capabil-
ity.
16
EN
RW
0x0
Enable.
This bit enables MSI.
0x0 - (disable) disabled
0x1 - (enable) enabled
19:17
MMC
RO
0x0
Multiple Message Capable.
This field contains the number of
requested messages.
22:20
MME
RW
0x0
Multiple Message Enable.
Hardwired to one message.
23
A64
RO
0x1
64-bit Address Capable.
The P2P bridges within the switch are
capable of generating messages using a 64-bit address.
31:24
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...