IDT SMBus Interfaces
PES24N3A User Manual
6 - 15
April 10, 2008
Notes
Figure 6.7 Serial EEPROM Read or Write CMD Field Format
Sample Slave SMBus Operation
Figures 6.8 through 6.13 illustrate sample Slave SMBus operations. Shaded items are driven by the
PES24N3A’s slave SMBus interface and non-shaded items are driven by an SMBus host.
Bit Field
Name
Type
1
1.
See Table 2 in the About This Manual chapter for a definition of these abbreviations.
Description
0
OP
RW
Serial EEPROM Operation.
This field encodes the serial
EEPROM operation to be performed.
0 - Serial EEPROM write
1 - Serial EEPROM read
1
USA
RW
Use Specified Address
. When this bit is set the serial
EEPROM SMBus address specified in the EEADDR is
used instead of that specified in the ADDR field in the
EEPROMINTF register.
When this bit is set the serial EEPROM SMBus address
specified in the EEADDR is used instead of that specified
in the MSMBADDR field in the SMBUSSTS register.
2
Reserved
3
NAERR
RC
No Acknowledge Error.
This bit is set if an unexpected
NACK is observed during a master SMBus transaction
when accessing the serial EEPROM. This bit has the
same function as the NAERR bit in the SMBUSSTS reg-
ister.
The setting of this bit may indicate the following: that the
addressed device does not exist on the SMBus (i.e.,
addressing error), data is unavailable or the device is
busy, an invalid command was detected by the slave,
invalid data was detected by the slave.
4
LAERR
RC
Lost Arbitration Error.
This bit is set if the master
SMBus interface loses 16 consecutive arbitration
attempts when accessing the serial EEPROM. This bit
has the same function as the LAERR bit in the
SMBUSSTS register.
5
OTHERERR
RC
Other Error.
This bit is set if a misplaced START or
STOP condition is detected by the master SMBus inter-
face when accessing the serial EEPROM. This bit has
the same function as the OTHERERR bit in the
SMBUSSTS register.
7:6
Reserved
0
Reserved.
Must be zero.
Table 6.13 Serial EEPROM Read or Write CMD Field Description
Bit
6
Bit
7
Bit
0
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
OP
USA
0
NAERR
LAERR
OTHERERR
0
Содержание 89HPES24N3A
Страница 10: ...IDT Table of Contents PES24N3A User Manual iv April 10 2008 Notes...
Страница 12: ...IDT List of Tables PES24N3A User Manual vi April 10 2008 Notes...
Страница 14: ...IDT List of Figures PES24N3A User Manual viii April 10 2008 Notes...
Страница 18: ...IDT Register List PES24N3A User Manual xii April 10 2008 Notes...
Страница 38: ...IDT Clocking Reset and Initialization Clock Operation PES24N3A User Manual 2 10 April 10 2008 Notes...
Страница 64: ...IDT Link Operation PES24N3A User Manual 4 8 April 10 2008 Notes...
Страница 88: ...IDT Power Management PES24N3A User Manual 7 4 April 10 2008 Notes...
Страница 160: ...IDT Configuration Registers PES24N3A User Manual 9 66 April 10 2008 Notes...