User’s Manual
Preliminary
PPC440x5 CPU Core
cache.fm.
September 12, 2002
Page 109 of 589
Figure 4-5. Core Configuration Register 0 (CCR0)
0
Reserved
1
PRE
Parity Recoverability Enable
0 Semi-recoverable parity mode enabled
for data cache
1 Fully recoverable parity mode enabled
for data cache
Must be set to 1 to guarantee full recoverability
from MMU and data cache parity errors.
2:3
Reserved
4
CRPE
Cache Read Parity Enable
0 Disable parity information reads
1 Enable parity information reads
When enabled, execution of icread, dcread, or
tlbre loads parity information into the ICDBTRH,
DCDBTRL, or target GPR, respectively.
5:9
Reserved
10
DSTG
Disable Store Gathering
0 Enabled; stores to contiguous addresses
may be gathered into a single transfer
1 Disabled; all stores to memory will be
performed independently
See Store Gathering on page 119.
11
DAPUIB
Disable APU Instruction Broadcast
0 Enabled.
1 Disabled; instructions not broadcast to
APU for decoding
This mechanism is provided as a means of reduc-
ing power consumption when an auxilliary pro-
cessor is not attached and/or is not being used.
See Initialization on page 85.
12:15
Reserved
16
DTB
Disable Trace Broadcast
0 Enabled.
1 Disabled; no trace information is
broadcast.
This mechanism is provided as a means of reduc-
ing power consumption when instruction tracing is
not needed.
See Initialization on page 85.
17
GICBT
Guaranteed Instruction Cache Block Touch
0 icbt may be abandoned without having
filled cache line if instruction pipeline
stalls.
1 icbt is guaranteed to fill cache line even
if instruction pipeline stalls.
See icbt Operation on page 111.
18
GDCBT
Guaranteed Data Cache Block Touch
0 dcbt/dcbtst may be abandoned without
having filled cache line if load/store
pipeline stalls.
1 dcbt/dcbtst are guaranteed to fill cache
line even if load/store pipeline stalls.
See Data Cache Control and Debug on
page 125.
19:22
Reserved
0
1
2
3
4
5
9
10 11 12
15 16 17 18 19
22 23 24
27 28 29 30 31
FLSTA
GICBT
DTB GDCBT
ICSLC
ICSLT
DSTG
DAPUIB
PRE
CRPE
Содержание PPC440X5 CPU Core
Страница 1: ...PPC440x5 CPU Core User s Manual Preliminary SA14 2613 02 September 12 2002 Title Page...
Страница 22: ...User s Manual PPC440x5 CPU Core Preliminary Page 22 of 583 ppc440x5LOT fm September 12 2002...
Страница 26: ...User s Manual PPC440x5 CPU Core Preliminary Page 26 of 589 preface fm September 12 2002...
Страница 38: ...User s Manual PPC440x5 CPU Core Preliminary Page 38 of 589 overview fm September 12 2002...
Страница 94: ...User s Manual PPC440x5 CPU Core Preliminary Page 94 of 589 init fm September 12 2002...
Страница 132: ...User s Manual PPC440x5 CPU Core Preliminary Page 132 of 589 cache fm September 12 2002...
Страница 158: ...User s Manual PPC440x5 CPU Core Preliminary Page 158 of 589 mmu fm September 12 2002...
Страница 218: ...User s Manual PPC440x5 CPU Core Preliminary Page 218 of 589 timers fm September 12 2002...
Страница 248: ...User s Manual PPC440x5 CPU Core Preliminary Page 248 of 589 debug fm September 12 2002...
Страница 458: ...User s Manual PPC440x5 CPU Core Preliminary Page 458 of 589 regsummIntro fm September 12 2002...
Страница 568: ...User s Manual PPC440x5 CPU Core Preliminary Page 568 of 589 instalfa fm September 12 2002...
Страница 588: ...User s Manual PPC440x5 CPU Core Preliminary Page 588 of 583 ppc440x5IX fm September 12 2002...
Страница 590: ......