Rev. 1.10
8
November 26, 2019
Rev. 1.10
9
November 26, 2019
HT68FB240
USB Low Speed Flash MCU
Pin Assignment
1
2
3
4
5
6
7
8
9
10
11
12
13 14 1516 17 18 19 20 21 22 23 24
25
26
27
28
29
30
31
32
33
34
35
36
45
46
47
48
37
38
39
40
41
42
43
44
HT68FB240
48 LQFP-A
PC
2
NC
UDN/GPIO0
UDP/GPIO1
V33O
UBUS/VDD
PD
0
PD
1
PC6/PWM2
PA2
PA1
PA0/OCDSDA
PC
1
PC
4/PWM
0
PD
7/TP
1B
PD
6/TP
0B
NC
PA5
PA4
PC7
PB
7/INT
1
PB
5/PCK
NC
NC
NC
PD
3
PD
2
PD
5/TCK
1
PD
4/TCK
0
PA6/TP0
PA7/TP1
PC5/PWM1
PB
0
PB
1/SDO
/SDA
PB
2/SDI
/SCL
PB
3/SCK
PB
4/SCS
PB
6/INT
0
PA3
PC
3
VSS
RES/OCDSCK
NC
PE1
PE0
NC
NC
PC0
1
2
3
4
5
6
7
8
9 10111213 1415161718192021
24
25
26
27
28
29
30
31
32
43
44
45
46
35
36
37
38
39
40
41
42
HT68FB240
46 QFN-A
PE
0
PC
7
UDN
/GPIO
0
UDP
/GPIO
1
V33
O
UBUS/VDD
VSS
RES
/OCDSCK
PD4/TCK0
PA
2
PA
0/OCDSDA
PD3
PD2
PD1
PD0
PA
4
PD7/TP1B
PD6/TP0B
PD5/TCK1
PB7/INT1
PB5/PCK
PA
7/TP
1
PA
6/TP
0
PA
5
PC
1
PC
0
PC
3
PC
2
PC4/PWM0
PC
5/PWM
1
PC
6/PWM
2
PB0
PB1/SDO/SDA
PB2/SDI/SCL
PB3/SCK
PB4/SCS
PB6/INT0
PA
3
PE
1
NC
NC
NC
NC NC
22 23
33
34
PA
1
NC
Pin Description
The pins on this device can be referenced by their Port name, e.g. PA.0, PA.1 etc, which refer to the
digital I/O function of the pins. However these Port pins are also shared with other function such as
the Serial Port pins etc. The function of each pin is listed in the following table, however the details
behind how each pin is configured is contained in other sections of the datasheet.
Pin Name
Function
OPT
I/T
O/T
Description
PA0/
OCDSDA
PA0
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
OCDSDA
—
ST CMOS OCDS data input/output, for EV chip only.
PA1~PA5
PAn
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
PA6/TP0
PA6
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
TP0
TMPC
ST CMOS TM0 output
PA7/TP1
PA7
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
TP1
TMPC
ST CMOS TM1 output
PB0
PB0
PXPU
PXWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
PB1/SDO/
SDA
PB1
PXPU
PXWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
SDO
—
—
CMOS SPI serial data output
SDA
—
ST NMOS I
2
C data line
PB2/SDI/SCL
PB2
PXPU
PXWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
SDI
—
ST
—
SPI serial data input
SCL
—
ST NMOS I
2
C clock line
PB3/SCK
PB3
PXPU
PXWU
ST CMOS General purpose I/O. Register enabled pull-high and wake-up.
SCK
—
ST CMOS SPI serial clock