
Rev. 1.00
325 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
15 Motor Control T
imer (MCTM)
15 Motor Control T
imer (MCTM)
Bits
Field
Descriptions
[1]
UGDIS
Update event 1 interrupt generation disable control
0: Any of the following events will generate an update PDMA request or interrupt
- Counter overflow / underflow
- Setting the UEV1G bit
- Update generation through the slave mode
1: Only counter overflow/underflow generates an update PDMA request or
interrupt
[0]
UEV1DIS
Update event 1 Disable control
0: Enable the update event 1 request by one of following events
- Counter overflow / underflow
- Setting the UEV1G bit
- Update generation through the slave mode
1: Disable the update event 1 – however the counter and the prescaler are
reinitialised if the UEV1G bit is set or if a hardware restart is received from the
slave mode
Timer Mode Configuration Register – MDCFR
This register specifies the MCTM master and slave mode selection and single pulse mode.
Offset:
0x004
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
SPMSET
Type/Reset
RW 0
23
22
21
20
19
18
17
16
Reserved
MMSEL
Type/Reset
RW 0 RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved
SMSEL
Type/Reset
RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
TSE
Type/Reset
RW 0
Bits
Field
Descriptions
[24]
SPMSET
Single Pulse Mode Setting
0: Counter counts normally irrespective of whether an update event occurred or
not
1: Counter stops counting at the next update event and then the TME bit is
cleared by hardware