
Rev. 1.00
414 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
19 Inter-Integrated Circuit (I2C)
19 Inter-Integrated Circuit (I2C)
I
2
C SCL Low Period Generation Register – I2CSLPGR
This register specifies the I
2
C SCL clock low period interval.
Offset:
0x014
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
SLPG
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
SLPG
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[15:0]
SLPG
SCL Clock Low Period Generation
Low period duration setting SCL
LOW
= T
PCLK
× (SLPG + d)
where T
PCLK
is the APB bus peripheral clock (PCLK) period, and d value depends on
the setting of the SEQFILTER field in the I
2
C Control Register (I2CCR).
If SEQFILTER = 00, d = 6
If SEQFILTER = 01, d = 8
If SEQFILTER = 10 or 11, d = 9
SCL
High period duration
T
PCLK
× (SHPG + d)
Low period duration
T
PCLK
× (SLPG + d)
High period duration
Low period duration
Figure 151. SCL Timing Diagram
Table 45. I
2
C Clock Setting Example
I
2
C Clock
T
SCL
= T
PCLK
× [ (SHPG + d) + (SLPG + d) ] (where d = 6)
SHPG + SLPG Value at PCLK
10 MHz
20 MHz
100 kHz (Standard Mode)
88
188
400 kHz (Fast Mode)
13
38
1 MHz (Fast Mode Plus)
N/A
8