
Rev. 1.00
413 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
19 Inter-Integrated Circuit (I2C)
I
2
C SCL High Period Generation Register – I2CSHPGR
This register specifies the I
2
C SCL clock high period interval.
Offset:
0x010
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
SHPG
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
SHPG
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[15:0]
SHPG
SCL Clock High Period Generation
High period duration setting SCL
HIGH
= T
PCLK
× (SHPG + d)
where T
PCLK
is the APB bus peripheral clock (PCLK) period, and d value depends on
the setting of the SEQFILTER field in the I
2
C Control Register (I2CCR).
If SEQFILTER = 00, d = 6
If SEQFILTER = 01, d = 8
If SEQFILTER = 10 or 11, d = 9