21
pulses during the vertical interval. The COAST signal is generally
not
required for
PC-generated signals. The logic sense of this pin is controlled by Coast Polarity
(register 0FH, Bit 3). When not used, this pin may be grounded and Coast Polarity
programmed to 1, or tied HIGH (to VD through a 10 k resistor) and Coast Polarity
programmed to 0. Coast Polarity defaults to 1 at power-up.
REF BYPASS
Internal Reference BYPASS
Bypass for the internal 1.25 V band gap reference. It should be connected to
ground through a 0.1 µF capacitor. The absolute accuracy of this reference is ±4%,
and the temperature coefficient is ±50 ppm, which is adequate for most AD9883A
applications. If higher accuracy is required, an external reference may be
employed instead.
MIDSCV
Midscale Voltage Reference BYPASS
Bypass for the internal midscale voltage reference. It should be connected to
ground through a 0.1 µF capacitor. The exact voltage varies with the gain setting of
the BLUE channel.
FILT
External Filter Connection
For proper operation, the pixel clock generator PLL requires an external filter.
Connect the filter shown in Figure 6 to this pin. For optimal performance, minimize
noise and parasitics on this node.
POWER SUPPLY
V
D
Main Power Supply
These pins supply power to the main elements of the circuit. They should be as
quiet and filtered as possible.
V
DD
Digital Output Power Supply
A large number of output pins (up to 25) switching at high speed (up to 110 MHz)
generate a lot of power supply transients (noise). These supply pins are identified
separately from the VD pins so special care can be taken to minimize output noise
transferred into the sensitive analog circuitry. If the AD9883A is interfacing with
lower voltage logic, VDD may be connected to a lower supply voltage (as low as
2.5 V) for compatibility.
V
D
Clock Generator Power Supply
The most sensitive portion of the AD9883A is the clock generation circuitry. These
pins provide power to the clock PLL and help the user design for optimal
performance. The designer should provide “quiet,” noise-free power to these pins.
GND
Ground
The ground return for all circuitry on chip. It is recommended that the AD9883A be
assembled on a single solid ground plane, with careful attention to ground current
paths.
Содержание 22LD4500UK
Страница 44: ...41 14 CIRCUIT DIAGRAMS 17AMP07 3 001 Power Distribution Circuit ...
Страница 45: ...42 17AMP07 3 002 Audio Amplifier Circuit ...
Страница 46: ...43 17MB10 001 Scaler IC Circuit ...
Страница 47: ...44 17MB10 002 Controller ...
Страница 48: ...45 17MB10 003 ...
Страница 49: ...46 17SC10 1 001 Video Processor ...
Страница 50: ...47 17SC10 1 002 IF Processor ...
Страница 51: ...48 17SC10 1 003 Video Switching Circuit ...
Страница 52: ...49 17SC10 1 004 Audio Processor Circuit ...
Страница 53: ...50 17FAV07 1 FRONT AUDIO VIDEO CONNECTIONS ...
Страница 54: ...51 17TK07P TACTILE SWITCH BOARD ...
Страница 55: ...52 17LD07 1 ...
Страница 56: ...53 11UK10 2 REMOTE CONTROL ...
Страница 57: ...QTY DESCRIPTION NO ...