GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
31
Bit 1 Complement
13.1.2.1
GVA-AD9430 to GVA-395 PC Connection Interface Table
Signal Name
PC Pin No.
AC FPGA
PC #2 Pin No.
AC FPGA
PC #3 Pin No.
AC FPGA
PC #4 Pin No.
AC FPGA
PC #5 Pin No.
D11-
1
E1
M1 AA1 AE2
D11+
2
D1
L1 AB1 AF1
D10-
3
E2
M2 AA2 AF2
D10+
4
D2
L2 AB2 AG2
D9-
5
E3
M3 AA4 AF3
D9+
6
D3
L3 AB4 AG3
D8-
7
G1
L4 AA5 AH1
D8+
8
F1
K4 AB5 AJ1
D7-
9
G2
P2 AD1 AH2
D7+
10
F2
N2 AC1 AJ2
D6-
11
G3
N4 AC2 AH3
D6+
12
F3
M4 AD2 AJ3
D5-
13
F4
P3 AC3 AK2
D5+
14
E4
N3 AD3 AL2
D4-
15
F5
P5 AC4 AL1
D4+
16
G5
N5 AD4 AK1
D3-
17
J1
N6 AB6 AH6
D3+
18
H2
P6 AC6 AJ5
D2-
19
J3
T2 AD5 AJ4
D2+
20
H3
R1 AE5 AK4
D1-
21
J4
T3 AE4 AF5
D1+
22
H4
R3 AF4 AG5
D0-
23
J5
R4 V5 AF6
D0+
24
H5
P4 W5 AG6
AD_CLK-
25
U1
U3 V1 W3
AD_CLK
26
U2
U4 V2 Y3
DCO-
31
E19
K18 E17 H17
DCO+
32
E18
J18 E16 H16
OR-
33
K2
L6 V6 AG4
OR+
34
J2
M6 W6 AH5
TP5
35
L5
N7 V7 AD6
TP8
36
K5
M7 W7 AE6
TP6
37
J6
N8 Y7 AD7
TP7
38
K6
P9 AA8 AE7
13.1.2.2
GVA-AD9430 to GVA-395 AC FPGA PC No. 2-5 Connection Table