4 Configuration Pin
4.2 Configuration Pin Function and Application
UG290-2.3E
14(87)
Pin Name
Functional Description
MCLK
As a configuration pin, it is an output pin.
The output clock pin in the MSPI configuration mode is generated
from a crystal oscillator in FPGA. The output frequency range of the
crystal oscillator is 2.5 MHz ~ 125 MHz, and the default output
frequency is 2.5 MHz. The MSPI configuration mode does not
support 125 MHz clock. Please refer to the corresponding device
datasheet for further detailed data on the on-chip crystal oscillator.
The MCLK frequency values can be modified through the Gowin
software interface, as shown in Figure 4-2. Open Gowin software,
select "Project > Configuration" from the menu options, click
"BitStream" and select the MCLK frequency values from the
"Download Speed" pull-down list. As a GPIO, it can be used as an
input or output type.
Figure 4-2 MCLK Frequency Setting
MCS_N
As a configuration pin, it is an output pin.
It is a chip selection signal in MSPI configuration mode, active low.
As a GPIO, it can be used as an input or output type.
MI
As a configuration pin, it is an input pin.
It is a serial data input pin in MSPI configuration mode. As a GPIO, it
can be used as an input or output type.
MO
As a configuration pin, it is an output pin.
Serial data output pin in MSPI configuration mode. As a GPIO, it can
be used as an input or output type.
FASTRD_N
As a configuration pin, it is an input pin.
In the MSPI mode, FASTRD_N is used to select Flash access
speed. High indicates regular Flash access mode(command 0x03).
Low indicates high-speed Flash access mode;
The high-speed flash access command of each manufacturer is
different. Please refer to the corresponding Flash manual. As a
GPIO, it can be used as an input or output type.
WE_N
As a configuration pin, it is an input pin.
Select the data input/output of D[7:0] in CPU mode: Read operation
when WE_N is high; write operation when WE_N is low. As a GPIO,
it can be used as an input or output type.
D0=D7
In-out pins.