5 Configuration Mode Introduction
5.5 MSPI
UG290-2.3E
60(87)
Step 1, as shown in Figure 5-43;
Figure 5-43 Set the Programming Address for the External Flash
3. Click "Save" to complete the setting of BitStream start address and
programming address.
4. Trigger RECONFIG_N at one low pulse to realize the switching of
multiple BitStreams.
Note!
MULTI BOOT needs to trigger RECONFIG_N to switch the configuration data during
power on, and the start address is reset after power down.
You need to calculate the size of the bitstream data before using multiple
configurations to ensure that the start address is not covered by the previous
bitstream data;
The lower 12 bits of an SPI Flash start address is invalid and the address space of
ADDR [23:12] can be set by users.
In addition to the introduction of configuring one FPGA via one Flash,
Gowin FPGA products also support configuring multiple FPGAs with one
Flash: The FPGA directly connected to the SPI Flash adopts MSPI mode,
while the other FPGA devices use SSPI or SERIAL mode. For the specific
operation, please refer to the following version. The connection diagram is
shown in Figure 5-44.
Note!
Before configuring, set the MODE value of the FPGA to MSPI and SERIAL or MSPI and
SSPI. Gowin FPGA products do not support the configuration of one FPGA with multiple
Flashes.