5 Configuration Mode Introduction
5.2 JTAG Configuration
UG290-2.3E
34(87)
Figure 5-16 The Embedded Flash Erasing process of S Technology
Start
Transfer
Config Enable Instruction
(0x15)
End
Run-Test 500 us
Repeat 65 times:
Run-Test-Idle ->
Select-DR-Scan -> Update-DR -> Capture-DR -> Shift-DR
-> Transfer 32 bits -> Exit1-DR
-> Update-DR -> Run-Test-Idle
Transfer
SRAM Erase Instruction
(0x05)
Transfer
SRAM Erase Done Instruction
(0x09)
Transfer
EFlash Erase Instruction
(0x75)
Run-Test 96 ms
Transfer
Config Disable Instruction
(0x3A)
Transfer
Noop Instruction
(0x02)
Run-Test 1ms
GW1NS(E)-2(C) Erasure Process of S Technology
GW1NS(E)-2(C) offers two built-in Flash. Note the different Flash
when programming. Refer to the process below:
1. Check if the device ID is matched;
2. Send the "0x15" instruction of ConfigEnable;
3. If the second Flash needs to be erased, send the "0x78
” instruction of
Flash 2nd Enable.