![GOWIN DK START GW1NSR-LV4CQN48PC7I6 V 1.1 Скачать руководство пользователя страница 25](http://html.mh-extra.com/html/gowin/dk-start-gw1nsr-lv4cqn48pc7i6-v-1-1/dk-start-gw1nsr-lv4cqn48pc7i6-v-1-1_user-manual_2248348025.webp)
3 Development Board Circuit
3.10 RS232
DBUG388-1.1E
18(21)
Signal Name
FPGA
Pin No.
Socket
Pin No.
BANK Description
I/O Level
F_LVDS_B4_P 42
13
1
Differential input
channel 4+
2.5V/1.2V
(LVDS/MIPI)
F_LVDS_B4_N 41
14
1
Differential input
channel 4-
2.5V/1.2V
(LVDS/MIPI)
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_B5_P 40
17
1
Differential input
channel 5+
2.5V/1.2V
(LVDS/MIPI)
F_LVDS_B5_N 39
18
1
Differential input
channel 5-
2.5V/1.2V
(LVDS/MIPI)
GND
-
19
-
-
-
GND
-
20
-
-
-
3.10
RS232
3.10.1
Overview
One RS232 interface is reserved on the development board for the
FPGA to communicate with PC or the other devices.
3.10.2
RS232 Circuit
Figure 3-9 RS232 Download Connection
UART_TXD
UART_RXD
DB9
UART_TX
UART_RX
19
20
J2
U1
GW1NSR-LV4CQN48PC7I6_V1.1
MAX3232
U4
Содержание DK START GW1NSR-LV4CQN48PC7I6 V 1.1
Страница 1: ...DK_START_GW1NSR LV4CQN48PC7I6_V 1 1 User Guide DBUG388 1 1E 07 30 2021 ...
Страница 29: ......