2 Development Board Introduction
2.6 Development Board Specification
DBUG388-1.1E
7(21)
2.6
Development Board Specification
Table 2-1 Development Board Specification
No. Item
Functional Description
Technical Condition
Note
1
FPGA
Core chip
–
–
2
Download
Support an USB
interface; Support
JTAG, AUTOBOOT
USB to JTAG chip
integrated on board
–
3
Power Supply
3.3 V, 2.5V, 1.8V, and
1.2 V output via LDO
circuit
Input power: 5V
Provide power for
FPGA, download circuit
and other circuits via
5V–3.3 V circuit;
Provide power for
FPGA via 5V to 2.5V
circuit;
Provide power for
FPGA via 5V–1.8V
circuit;
Provide power for
FPGA via 5 V–1.2 V
circuit.
–
4
Key Switches
Available for testing
1
–
5
Reset button
Reset for FPGA
1
–
6
LED
Test indicator, Key
indicator, Power
indicator
Four Test indicators,
green
One Power indicator,
green
One Key indicator,
green
–
7
Crystal
Oscillator
Provide 50MHz clock
for FPGA
Package5032
–
8
Memory
Flash
1Mbit embedded Flash
64Mbit external SPI
Flash
–
9
GPIO
I/O, convenient for user
extension and test
3
–
10
MIPI/LVDS
MIPI/LVDS, used for
testing
Five pairs of input, Four
pairs of output
–
Содержание DK START GW1NSR-LV4CQN48PC7I6 V 1.1
Страница 1: ...DK_START_GW1NSR LV4CQN48PC7I6_V 1 1 User Guide DBUG388 1 1E 07 30 2021 ...
Страница 29: ......