3 Development Board Circuit
3.9 MIPI/LVDS
DBUG361-1.2E
28(30)
Signal Name
Pin No.
Socket Pin No.
BANK Description
I/O Level
GND
-
20
-
-
Table 3-14 J18 FPGA Pin Distribution (IDES16:1 Supported)
Signal Name
Pin No.
Socket Pin No.
BANK
Description
I/O Level
F_LVDS_B6_P
58
1
2
Differential output
channel 6+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B6_N
59
2
2
Differential output
channel 6-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_B7_P
62
5
2
Differential output
channel 7+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B7_N
63
6
2
Differential output
channel 7-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
7
-
-
GND
-
8
-
-
F_LVDS_B8_P
66
9
2
Differential output
channel 8+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B8_N
67
10
2
Differential output
channel 8-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
11
-
-
GND
-
12
-
-
F_LVDS_B9_P
70
13
2
Differential output
channel 9+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B9_N
71
14
2
Differential output
channel 9-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
15
-
-
GND
-
16
-
-
F_LVDS_B10_P
72
17
2
Differential output
channel 10+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B10_N
75
18
2
Differential output
channel 10-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
19
-
-
GND
-
20
-
-
Содержание DK-START-GW1NR9
Страница 1: ...DK START GW1NR9 V1 1 User Guide DBUG361 1 2E 2019 12 19 ...
Страница 38: ......