GD32W51x User Manual
95
when OBRLD is set or system reset.)
This register can only be written if OBWEN bit is set. This register is non-secure. It can be
read and written by both secure and non-secure access. This register can be protected
against non-privileged access when FMC_PRIV=1.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WRP0_EPAGE[9:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WRP0_SPAGE[9:0]
rw
Bits
Fields
Descriptions
31:26
Reserved
Must be kept at reset value.
25:16
WRP0_EPAGE[9:0]
End page of w rite protection area 0
15:10
Reserved
Must be kept at reset value.
9:0
WRP0_SPAGE[9:0]
Start page of w rite protection area 0
2.5.16.
Secure mark configuration register 1 (FMC_SECMCFG1)
Address offset: 0x54
Reset value: 0x0000 03FF / 0xXXXX XXXX (When there are option bytes, register bits 0 to
31 are loaded with values from Flash memory when OBRLD is set or system reset. When
there no option bytes, the reset value is kept at 0x0000 03FF.)
This register can not be written if OBWEN bit is set.
This register is secure when TZEN = 1. It can be read and written only by secure access or
TZEN = 0. A non-secure read/write access is RAZ/WI. This register can be protected against
non-privileged access when FMC_PRIV = 1.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SECM1_EPAGE[9:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SECM1_SPAGE[9:0]
rw
Bits
Fields
Descriptions
31:26
Reserved
Must be kept at reset value.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...