GD32W51x User Manual
784
Figure 23-9. 1-bit data bus width
0
CRC
1
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
Start
bit
End
bit
b7
b6
b5
b4
b3
b2
b1
b0
b7
b6
b5
b4
b3
b2
b1
b0
D0
4-bit data packet format
Figure 23-10. 4-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
D3
0
CRC
1
D2
0
CRC
1
D1
0
CRC
1
D0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
8-bit data packet format
Figure 23-11. 8-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
D7
0
CRC
1
D6
0
CRC
1
D5
0
CRC
1
D4
0
CRC
1
D3
0
CRC
1
D2
0
CRC
1
D1
0
CRC
1
D0
b7
b6
b5
b4
b3
b2
b1
b0
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b3
b2
b1
b0
23.5.5.
Two status fields of the card
The SD Memory supports two status fields and others just support the first one:
Card Status: Error and state information of a executed command, indicated in the response
SD Status: Extended status field of 512 bits that supports special features of the SD Memory
Card and future Application-Specific features.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...