GD32W51x User Manual
755
This field can be w ritten only w hen BUSY = 0.
13:12
ADDRSZF[1:0]
Address size in FMC mode
This bit defines address size:
00: 8-bit address
01: 16-bit address
10: 24-bit address
11: 32-bit address
This field can be w ritten only w hen BUSY = 0.
11:10
ADDRMODF[1:0]
Address mode in FMC mode
This field defines the address phase mode of operation:
00: No address
01: Address on a single line
10: Address on tw o lines
11: Address on four lines
This field can be w ritten only w hen BUSY = 0.
9:8
IMODF[1:0]
Instruction mode in FMC mode
This field defines the instruction phase mode of operation:
00: No instruction
01: Instruction on a single line
10: Instruction on tw o lines
11: Instruction on four lines
This field can be w ritten only w hen BUSY = 0.
7:0
INSTRUCTIONF[7:0] Instruction in FMC mode
Command information to be send to the flash memory.
This field can be w ritten only w hen BUSY = 0.
22.11.27.
Alternate bytes register in FMC mode (QSPI_ALTEF)
Address offset: 0x88
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ALTEF[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ALTEF[15:0]
rw
Bits
Fields
Descriptions
31:0
ALTEF[31:0]
Alternate Bytes in FMC mode
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...