GD32W51x User Manual
426
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
COSD
Reserved
COSS[4:0]
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7
COSD
Coarse Calibration direction
0: Increase calendar update frequency
1: Decrease calendar update frequency
6:5
Reserved
Must be kept at reset value.
4:0
COSS[4:0]
Coarse Calibration step
When COSD=0:
0x00:+0 PPM
0x01:+4 PPM(approximate value)
0x02:+8 PPM(approximate value)
....
0x1F:+126 PPM(approximate value)
When COSD=1:
0x00:-0 PPM
0x01:-2 PPM(approximate value)
0x02:-4 PPM(approximate value)
…
0x1F:-63 PPM(approximate value)
16.4.8.
Alarm 0 time and date register (RTC_ALRM0TD)
Address offset: 0x1C
System reset: not effect
Backup domain reset value: 0x0000 0000
This registe can only be written in initialization state
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MSKD
DOWS
DAYT[1:0]
DAYU[3:0]
MSKH
PM
HRT[1:0]
HRU[3:0]
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...