GD32W51x User Manual
425
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FACTOR_S[14:0]
rw
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value.
22:16
FACTOR_A[6:0]
Asynchronous prescaler factor
ck_apre frequency = RTCCLK frequency/(F1)
15
Reserved
Must be kept at reset value.
14:0
FACTOR_S[14:0]
Synchronous prescaler factor
ck_spre frequency = ck_apre frequency/(F1)
16.4.6.
Wakeup timer register (RTC_WUT)
Address offset: 0x14
System reset: not effected
Backup domain reset value: 0x0000 FFFF
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WTRV[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
WTRV[15:0]
Auto-w akeup timer reloads value.
Every (WTRV[15:0]+1) ck_w ut period the WTF bit is set after WTEN=1.The ck_w ut
is selected by WTCS[2:0] bits.
Note: This configure case is forbidden: WTRV=0x0000 w ith WTCS[2:0]=0b011.
This register can be w ritten only w hen WTWF=1.
16.4.7.
Coarse calibration register (RTC_COSC)
Address offset: 0x18
System reset: not effect
Backup domain reset value: 0x0000 0000
This register is write protected and can only be written in initialization state
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...