GD32W51x User Manual
424
this state.
0: Calendar registers and prescaler register cannot be changed
1: Calendar registers and prescaler register can be changed
5
RSYNF
Register synchronization flag
Set to 1 by hardw are every 2 RTCCLK w hich w ill copy current calendar time/date
into shadow register. Initialization mode (INITM), shift operation pending flag
(SOPF) or bypass mode (BPSHAD) w ill clear this bit. This bit is also can be cleared
by softw are w riting 0.
0: Shadow register are not yet synchronized
1: Shadow register are synchronized
4
YCM
Year configuration mark
Set by hardw are if the year field of calendar date register is not the default value 0.
0: Calendar has not been initialized
1: Calendar has been initialized
3
SOPF
Shift function operation pending flag
0: No shift operation is pending
1: Shift function operation is pending
2
WTWF
Wakeup timer w rite enable flag
0: Wakeup timer update is not allow ed
1: Wakeup timer update is allow ed
1
ALRM1WF
Alarm 1 configuration can be w rite flag
Set by hardw are if alarm register can be w rote after ALRM1EN bit has reset.
0: Alarm registers programming is not allow ed
1: Alarm registers programming is allow ed
0
ALRM0WF
Alarm 0 configuration can be w rite flag
Set by hardw are if alarm register can be w rote after ALRM0EN bit has reset.
0: Alarm registers programming is not allow ed.
1: Alarm registers programming is allow ed.
16.4.5.
Prescaler register (RTC_PSC)
Address offset: 0x10
System reset: not effected
Backup domain reset value: 0x007F 00FF
This register is write protected and can only be written in initialization state
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FACTOR_A[6:0]
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...