GD32W51x User Manual
212
1: Secure SPI1
13:12
Reserved
Must be kept at reset value
11
WWDGTSECPF
WWDGT security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure WWDGT
1: Secure WWDGT
10:5
Reserved
Must be kept at reset value
4
TIMER5SECPF
TIMER5 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure TIMER5
1: Secure TIMER5
3
TIMER4SECPF
TIMER4 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure TIMER4
1: Secure TIMER4
2
TIMER3SECPF
TIMER3 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure TIMER3
1: Secure TIMER3
1
TIMER2SECPF
TIMER2 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure TIMER2
1: Secure TIMER2
0
TIMER1SECPF
TIMER1 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure TIMER
1: Secure TIMER1
6.5.32.
APB2 secure protection status register (RCU_APB2SECP_STAT)
Address offset: 0xD8
Reset value: 0x0000 0000
When TZEN = 1, this register provides APB2 peripheral clock security status. Privileged and
unprivileged, secure and non-secure accesses are all allowed access. When the peripheral
is configured to be secure, the corresponding peripheral clock is also secure. When TZEN =
0, this register
is RAZ.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...