GD32W51x User Manual
194
7:5
Reserved
Must be kept at reset value.
4
USART2SPEN
USART2 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled USART2 clock w hen sleep mode
1: Enabled USART2 clock w hen sleep mode
3:1
Reserved
Must be kept at reset value.
0
TIMER0SPEN
TIMER0 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TIMER0 clock w hen sleep mode
1: Enabled TIMER0 clock w hen sleep mode
6.5.20.
Backup domain control register (RCU_BDCTL)
Address offset: 0x70
Reset value: 0x0000 0018, reset by Backup domain Reset.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
Note:
The LXTALEN, LXTALBPS, RTCSRC and RTCEN bits of the Backup domain control
register (RCU_BDCTL) are only reset after a Backup domain Reset. These bits can be
modified only when the BKPWEN bit in the Power control register (PMU_CTL) is set.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
BKPRST
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTCEN
Reserved
RTCSRC[1:0]
Reserved
LXTALDRI[1:0]
LXTALBP
S
LXTALST
B
LXTALEN
rw
rw
rw
rw
r
rw
Bits
Fields
Descriptions
31:17
Reserved
Must be kept at reset value.
16
BKPRST
Backup domain reset
This bit is set and reset by softw are.
0: No reset
1: Resets Backup domain
15
RTCEN
RTC clock enable
This bit is set and reset by softw are.
0: Disabled RTC clock
1: Enabled RTC clock
14:10
Reserved
Must be kept at reset value.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...