GD32W51x User Manual
183
6.5.12.
AHB3 enable register (RCU_AHB3EN)
Address offset: 0x38
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
QSPIEN SQPIEN
rw
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
QSPIEN
QSPI clock enable
This bit is set and reset by softw are.
0: Disabled QSPI clock
1: Enabled QSPI clock
0
SQPIEN
SQPI clock enable
This bit is set and reset by softw are.
0: Disabled SQPI clock
1: Enabled SQPI clock
6.5.13.
APB1 enable register (RCU_APB1EN)
Address offset: 0x40
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PMUEN
Reserved
I2C1EN
I2C0EN
Reserved
USART0
EN
USART1
EN
Reserved
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved SPI1EN
Reserved
WWDGT
EN
Reserved
TIMER5E
N
TIMER4E
N
TIMER3E
N
TIMER2E
N
TIMER1E
N
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28
PMUEN
PMU clock enable
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...