GD32W51x User Manual
178
0: No reset
1: Reset the TIMER2
0
TIMER1RST
TIMER1 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the TIMER1
6.5.9.
APB2 reset register (RCU_APB2RST)
Address offset: 0x24
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFRST
HPDFRS
T
Reserved
TIMER16
RST
TIMER15
RST
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SYSCFG
RST
Reserved SPI0RST SDIORST
Reserved
ADC0RS
T
Reserved
USART2
RST
Reserved
TIMER0R
ST
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
RFRST
RF reset
This bit is set and reset by softw are.
0: No reset
1: Reset the RF
30
HPDFRST
HPDF reset
This bit is set and reset by softw are.
0: No reset
1: Reset the HPDF
29:19
Reserved
Must be kept at reset value.
18
TIMER16RST
TIMER16 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the TIMER16
17
TIMER15RST
TIMER15 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the TIMER15
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...