GD32W51x User Manual
149
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFFC
RFFS
RFSWEN
rw
rw
rw
Bits
Fields
Descriptions
31:3
Reserved
Must be kept at reset value.
2
RFFC
Softw are set or clear (must > 2 IRC16M clock). Hardw are clear
Softw are force close, close RF pow er, force to do the hardw are RF sequence
shutdow n process.
1
RFFS
Softw are set or clear (must > 2 IRC16M clock). Hardw are clear
Softw are force start, open RF pow er, force to do the hardw are RF sequence
opening process.
0
RFSWEN
1: RF sequence configured by softw are
0: RF sequence configured automatically by hardw are according to
(default)
5.4.6.
Secure configuration register (PMU_SECCFG)
Address offset: 0x30
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
A non-secure write access is WI and generates an illegal access event. There are no read
restrictions. When TZEN = 0, this register is RAZ / WI. When PRIV in PMU_PRICFG register
is 1, only privileged access is supported.
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RFSEC
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LPSSEC DBPSEC VDMSEC LPMSEC
Reserved
WUP3SE
C
WUP2SE
C
WUP1SE
C
WUP0SE
C
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:17
Reserved
Must be kept at reset value.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...