
GD32F403xx User Manual
559
Write 1 to this bit to enable the interrupt.
9
STBITEIE
Start bit error interrupt enable
Write 1 to this bit to enable the interrupt.
8
DTENDIE
Data end interrupt enable
Write 1 to this bit to enable the interrupt.
7
CMDSENDIE
Command sent interrupt enable
Write 1 to this bit to enable the interrupt.
6
CMDRECVIE
Command response received interrupt enable
Write 1 to this bit to enable the interrupt.
5
RXOREIE
Received FIFO overrun error interrupt enable
Write 1 to this bit to enable the interrupt.
4
TXUREIE
Transmit FIFO underrun error interrupt enable
Write 1 to this bit to enable the interrupt.
3
DTTMOUTIE
Data timeout interrupt enable
Write 1 to this bit to enable the interrupt.
2
CMDTMOUTIE
Command response timeout interrupt enable
Write 1 to this bit to enable the interrupt.
1
DTCRCERRIE
Data CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
0
CCRCERRIE
Command response CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
20.8.14.
FIFO counter register (SDIO_FIFOCNT)
Address offset: 0x48
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FIFOCNT[23:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIFOCNT[15:0]
r
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23:0
FIFOCNT[23:0]
FIFO counter.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...