GD32F20x User Manual
838
27.4.6.
MAC MII data register (ENET_MAC_PHY_DATA)
Address offset: 0x0014
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PD[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
PD[15:0]
PHY data bits
For reading operation, these bits contain the data from external PHY. For writing
operation, these bits contain the data will be sent to external PHY.
27.4.7.
MAC flow control register (ENET_MAC_FCTL)
Address offset: 0x0018
Reset value: 0x0000 0000
This register configures the generation and reception of the control frames.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PTM[15:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DZQP
Reserved
PLTS[1:0]
UPFDT
RFCEN
TFCEN
FLCB/BK
PA
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
PTM[15:0]
Pause time bits
These bits configured the pause time filed value in transmit pause control frame.
15:8
Reserved
Must be kept at reset value
7
DZQP
Disable Zero-quanta pause bit
0: Enable automatic zero-quanta generation function for pause control frame.
1: Disable the automatic zero-quanta generation function for pause control frame
6
Reserved
Must be kept at reset value
5:4
PLTS[1:0]
Pause low threshold bits
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...