GD32F20x User Manual
781
Two types of wakeup frame detection: LAN remote wakeup frame and AMD Magic
PacketTM frames.
Support checking IPv4 header checksum and TCP, UDP, or ICMP checksum
encapsulated in IPv4 or IPv6 datagram.
Support Ethernet frame time stamping for both transmit and receive operation, which
describes in IEEE 1588-
2008, and 64 bit time stamps are given in each frame’s status.
Two independent FIFO of 2K Byte for transmitting and receiving.
Support special condition frame discards handling, e.g. late collision, excessive collisions,
excessive deferral or underrun.
Calculate and insert IPv4 header checksum and TCP, UDP, or ICMP checksum in frame
transmit under Store-and-Forward mode.
DMA Feature
Two types of descriptor addressing: Ring and Chain.
Each descriptor can transfer up to 8 KB of data.
Programmable normal and abnormal interrupt for many status conditions
Round-robin or fixed-priority arbitration between reception and transmission controller.
PTP Feature
Support IEEE 1588 time synchronization function.
Support two correction methods: Coarse or Fine.
Pulse per second output.
Preset target time reaching trigger and interrupt.
27.2.1.
Block diagram
The Ethernet module is composed of a MAC module, MII/RMII module and a DMA module
by descriptor control.
Figure 27-1. ENET module block diagram
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...