GD32F20x User Manual
78
0: Disable the tamper0 interrupt
1: Enable the tamper0 interrupt
This bit is reset only by a system reset and wake-up from Standby mode.
1
TIR0
Tamper0 interrupt reset
0: No effect
1: Reset the TIF0 bit
This bit is always read as 0.
0
TER0
Tamper0 event reset
0: No effect
1: Reset the TEF0 bit
This bit is always read as 0.
4.4.5.
Tamper pin control register1 (BKP_TPCTL1)
Address offset: 0x38
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TPM1
TPM2
Reserved
TPAL1
TPEN1
Reserved
w
w
rw
rw
Bits
Fields
Descriptions
15
TPM1
The first Waveform detection enable
0: No effect
1: Detect waveform of RTCCLK/64, need configure CCOSEL
to 0, TPEN0, TPEN1
to 0
PC13 -> PI8
14
TPM2
The second Waveform detection enable
0: No effect
1: Detect waveform of RTCCLK/64, need configure CCOSEL to 0, TPEN0, TPEN1
to 0
PC14 -> PC15
13:10
Reserved
Must be kept at reset value
9
TPAL1
TAMPER1 pin active level
0: The TAMPER1 pin is active high
1: The TAMPER1 pin is active low
8
TPEN1
TAMPER1 detection enable
0: The TAMPER1 pin is free for GPIO functions
1: The TAMPER1 pin is dedicated for the Backup Reset function. The active level
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...