![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 678](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801678.webp)
GD32F20x User Manual
678
Write 1 to this bit to enable the interrupt.
10
DTBLKENDIE
Data block end interrupt enable
Write 1 to this bit to enable the interrupt.
9
STBITEIE
Start bit error interrupt enable
Write 1 to this bit to enable the interrupt.
8
DTENDIE
Data end interrupt enable
Write 1 to this bit to enable the interrupt.
7
CMDSENDIE
Command sent interrupt enable
Write 1 to this bit to enable the interrupt.
6
CMDRECVIE
Command response received interrupt enable
Write 1 to this bit to enable the interrupt.
5
RXOREIE
Received FIFO overrun error interrupt enable
Write 1 to this bit to enable the interrupt.
4
TXUREIE
Transmit FIFO underrun error interrupt enable
Write 1 to this bit to enable the interrupt.
3
DTTMOUTIE
Data timeout interrupt enable
Write 1 to this bit to enable the interrupt.
2
CMDTMOUTIE
Command response timeout interrupt enable
Write 1 to this bit to enable the interrupt.
1
DTCRCERRIE
Data CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
0
CCRCERRIE
Command response CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
24.8.14.
FIFO counter register (SDIO_FIFOCNT)
Address offset: 0x48
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FIFOCNT[23:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIFOCNT[15:0]
r
Bits
Fields
Descriptions
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...