GD32F20x User Manual
577
21.11.5.
CRC polynomial register (SPI_CRCPOLY)
Address offset: 0x10
Reset value: 0x0007
This register has to be accessed by word(32-bit),
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CPR [15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
CPR[15:0]
CRC polynomial register
This register contains the CRC polynomial and it is used for CRC calculation. The
default value is 0007h.
21.11.6.
RX CRC register (SPI_RCRC)
Address offset: 0x14
Reset value: 0x0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RCR[15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
RCR[15:0]
RX CRC register
When the CRCEN bit of SPI_CTL0 is set, the hardware computes the CRC value of
the received bytes and saves them in RCR register. If the Data frame format is set
to 8-bit data, CRC calculation is based on CRC8 standard, and saves the value in
RCR [7:0], when the Data frame format is set to 16-bit data, CRC calculation is
based on CRC16 standard, and saves the value in RCR[15:0].
The hardware computes the CRC value after each received bit, when the TRANS is
set, a read to this register could return an intermediate value.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...