![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 287](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801287.webp)
GD32F20x User Manual
287
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
IL[1:0]
ISQ3[4:1]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ISQ3[0]
ISQ2[4:0]
ISQ1[4:0]
ISQ0[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value
21:20
IL[1:0]
Inserted channel group length.
The total number of conversion in Inserted group equals to IL[1:0] + 1.
19:15
ISQ3[4:0]
refer to ISQ0[4:0] description
14:10
ISQ2[4:0]
refer to ISQ0[4:0] description
9:5
ISQ1[4:0]
refer to ISQ0[4:0] description
4:0
ISQ0[4:0]
The channel number (0..17) is written to these bits to select a channel at the nth
conversion in the inserted channel group.
Unlike the regular conversion sequence, the inserted channels are converted
starting from (4 - IL[1:0] - 1), if IL[1:0] length is less than 4.
IL
Insert channel order
3
ISQ0 >> ISQ1 >> ISQ2 >> ISQ3
2
ISQ1 >> ISQ2 >> ISQ3
1
ISQ2 >> ISQ3
0
ISQ3
14.7.13.
Inserted data register x (ADC_IDATAx) (x= 0..3)
Address offset: 0x3C - 0x48
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IDATAn[15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
IDATAn[15:0]
Inserted number n conversion data
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...