GD32F20x User Manual
286
19:15
RSQ9[4:0]
refer to RSQ0[4:0] description
14:10
RSQ8[4:0]
refer to RSQ0[4:0] description
9:5
RSQ7[4:0]
refer to RSQ0[4:0] description
4:0
RSQ6[4:0]
refer to RSQ0[4:0] description
14.7.11.
Regular sequence register 2 (ADC_RSQ2)
Address offset: 0x34
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RSQ5[4:0]
RSQ4[4:0]
RSQ3[4:1]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ3[0]
RSQ2[4:0]
RSQ1[4:0]
RSQ0[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29:25
RSQ5[4:0]
refer to RSQ0[4:0] description
24:20
RSQ4[4:0]
refer to RSQ0[4:0] description
19:15
RSQ3[4:0]
refer to RSQ0[4:0] description
14:10
RSQ2[4:0]
refer to RSQ0[4:0] description
9:5
RSQ1[4:0]
refer to RSQ0[4:0] description
4:0
RSQ0[4:0]
The channel number (0..17) is written to these bits to select a channel as the nth
conversion in the regular channel group.
14.7.12.
Inserted sequence register (ADC_ISQ)
Address offset: 0x38
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...