![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 749](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800749.webp)
GD32F10x User Manual
749
22.4.49.
DMA interrupt enable register (ENET_DMA_INTEN)
Address offset: 0x101C
Reset value: 0x0000 0000
This register configures the interrupts which are reflected in ENET_DMA_STAT register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
NIE
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
AIE
ERIE
FBEIE
Reserved
ETIE
RWTIE
RPSIE
RBUIE
RIE
TUIE
ROIE
TJTIE
TBUIE
TPSIE
TIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:17
Reserved
Must be kept at reset value.
16
NIE
Normal interrupt summary enable bit
0: A normal interrupt is disabled.
1: A normal interrupt is enabled
This bit enables the following bits:
TS (ENET_DMA_STAT [0]): Transmit interrupt
TBU (ENET_DMA_STAT [2]): Transmit buffer unavailable
RS (ENET_DMA_STAT [6]): Receive interrupt
ER (ENET_DMA_STAT [14]): Early receive interrupt
15
AIE
Abnormal interrupt summary enable bit
0: An abnormal interrupt is disabled.
1: An abnormal interrupt is enabled
This bit enables the following bits:
TPS (ENET_DMA_STAT [1]):Transmit process stopped
TJT (ENET_DMA_STAT [3]):Transmit jabber timeout
RO (ENET_DMA_STAT [4]): Receive FIFO overflow
TU (ENET_DMA_STAT [5]): Transmit underflow
RBU (ENET_DMA_STAT [7]): Receive buffer unavailable
RPS (ENET_DMA_STAT [8]): Receive process stopped
RWT (ENET_DMA_STAT [9]): Receive watchdog timeout
ET (ENET_DMA_STAT [10]): Early transmit interrupt
FBE (ENET_DMA_STAT [13]): Fatal bus error
14
ERIE
Early receive interrupt enable bit
0: The early receive interrupt is disabled
1: The early receive interrupt is enabled
13
FBEIE
Fatal bus error interrupt enable bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...